zip, 4.58 MB
zip, 4.58 MB
pdf, 99.62 KB
pdf, 99.62 KB

This lesson is about the Von Neumann Architecture and has been specially created for the OCR GCSE Computer Science (J277) course, meaning there is no irrelevant content from other exam boards. This resource consists of a PowerPoint presentation, a worksheet with an answer sheet, custom exam-styled questions with a mark scheme, and a full lesson plan. See the video and the preview image to see what is included!

Feedback has been considered when creating and updating this resource to ensure it is appealing, engaging, and challenging. This resource will be updated to ensure it is (one of) the best!

Please note that the knowledge of passing of data between registers during the FDE cycle is not required, however, I have found students generally understand the content far better if an animation of this process is shown. You can choose whether to keep or remove this animation in the presentation.

Duration: 2-3 Lessons

This resource is designed to cover:

  • Common CPU components and their function: ALU, CU, cache, registers.
  • Von Neumann architecture.
  • Fetch-Decode-Execute cycle involving registers.

    I hope you like this resource, other complete lessons in unit 1.1:
  1. Purpose of the CPU (Free)
  2. Von Neumann Architecture (Current)
  3. CPU Performance
  4. Embedded Systems (Free)

Reviews

Something went wrong, please try again later.

This resource hasn't been reviewed yet

To ensure quality for our reviews, only customers who have purchased this resource can review it

Report this resourceto let us know if it violates our terms and conditions.
Our customer service team will review your report and will be in touch.